# Cache coherency

Dr. Maheswari. R

## Cache coherency

• Cache coherency is a situation where multiple processor cores share the same memory hierarchy, but have their own L1 data and <u>instruction caches</u>. Incorrect execution could occur if two or more copies of a given cache block exist, in two processors' caches, and one of these blocks is modified.





### **Snoopy Cache Coherence**

- All requests broadcast on bus
- All processors and memory snoop and respond
- Cache blocks writeable at one processor or read-only at several
  - Single-writer protocol



Minimal Coherence Protocol

 Blocks are always private or exclusive

- State transitions:
  - Local read: I->M, fetch, invalidate other copies
  - Local write: I->M, fetch, invalidate other copies
  - Evict: M->I, write back data
  - Remote read: M->I, write back data
  - Remote write: M->I, write back data



| Cache |       |      |
|-------|-------|------|
| Tag   | State | Data |
| A     | M     |      |
| В     | I     |      |

## **Shared Memory Multiprocessor**



Use snoopy mechanism to keep all processors' view of memory coherent



#### **MSI Protocol:**

• This is a basic cache coherence protocol used in multiprocessor system. The letters of protocol name identify possible states in which a cache can be.

#### MSI

#### Modified –

The block has been modified n cache, i.e., the data in the cache **is inconsistent** with the backing store (memory). So, a cache with a block in "M" state has responsibility to write the block to backing store when it is evicted.

#### Shared –

This block is not modified and is present in **atleast one cache**. The cache can evict the data without writing it to backing store.

#### Invalid –

This block is **invalid** and must be fetched from **memory** or from another **cache** if it is to be stored in this cache.

### Cache State Transition Diagram

The MSI protocol

Each cache line has a tag

M: Modified

S: Shared

I: Invalid







9

### **MSI Protocol**



|                  | Action and Next State       |                                     |                               |                                              |                                                    |                            |
|------------------|-----------------------------|-------------------------------------|-------------------------------|----------------------------------------------|----------------------------------------------------|----------------------------|
| Current<br>State | Processor<br>Read           | Processor<br>Write                  | Eviction                      | Cache<br>Read                                | Cache<br>Read&M                                    | Cache<br>Upgrade           |
| I                | Cache Read Acquire Copy → S | Cache Read&M<br>Acquire Copy<br>→ M |                               | No Action<br>→ I                             | No Action<br>→ I                                   | No Action<br>→ I           |
| S                | No Action<br>→ S            | Cache Upgrade → M                   | No Action<br>→ I              | No Action → S                                | Invalidate<br>Frame<br>→ I                         | Invalidate<br>Frame<br>→ I |
| M                | No Action<br>→ M            | No Action<br>→ M                    | Cache<br>Write<br>back<br>→ I | Memory<br>inhibit;<br>Supply<br>data;<br>→ S | Invalidate Frame; Memory inhibit; Supply data; → I |                            |

### Two Processor Example

(Reading and writing the same cache line)

P<sub>1</sub> reads P<sub>1</sub> writes P<sub>2</sub> reads P<sub>2</sub> writes P<sub>1</sub> reads P<sub>1</sub> writes P<sub>2</sub> writes P<sub>1</sub> writes







#### Observation



• If a line is in the M state then no other cache can have a copy of the line!



• Memory stays coherent, multiple differing copies cannot exist

#### **MESI Protocol**

- Variation used in many Intel processors
- 4-State Protocol
  - **M**odified: <1,0,0...0>
  - Exclusive: <1,0,0,...,1>
  - Shared: <1,X,X,...,1>
  - Invalid: <0,X,X,...X>
- Bus/Processor Actions
  - Same as MSI
- Adds shared signal to indicate if other caches have a copy

#### MESI: An Enhanced MSI protocol

increased performance for private data

Each cache line has a tag

Address tag
state

bits

M: Modified Exclusive

E: Exclusive, unmodified

S: Shared

I: Invalid





## MESI Protocol

|                  | Action and Next State                         |                      |                            |                                     |                                                 |                  |
|------------------|-----------------------------------------------|----------------------|----------------------------|-------------------------------------|-------------------------------------------------|------------------|
| Current<br>State | Processor<br>Read                             | Processor<br>Write   | Eviction                   | Cache<br>Read                       | Cache<br>Read&M                                 | Cache<br>Upgrade |
| I                | Cache Read If no sharers: → E If sharers: → S | Cache Read&M<br>→ M  |                            | No Action → I                       | No Action<br>→ I                                | No Action → I    |
| S                | No Action → S                                 | Cache Upgrade<br>→ M | No Action<br>→ I           | Respond<br>Shared:<br>→ S           | No Action → I                                   | No Action → I    |
| E                | No Action → E                                 | No Action  → M       | No Action<br>→ I           | Respond<br>Shared;<br>→ S           | No Action → I                                   |                  |
| M                | No Action → M                                 | No Action  → M       | Cache<br>Write-back<br>→ I | Respond dirty; Write back data; → S | Respond<br>dirty;<br>Write back<br>data;<br>→ I |                  |

#### **MOESI** Protocol

- Used in AMD Opteron
- 5-State Protocol
  - **M**odified: <1,0,0...0>
  - Exclusive: <1,0,0,...,1>
  - **S**hared: <1,X,X,...,1>
  - Invalid: <0,X,X,...X>
  - Owned: <1,X,X,X,0>; only one owner, memory not up to date
- Owner can supply data, so memory does not have to supply
  - Avoids lengthy memory access



# MOESI Protocol

|                  | Action and Next State                           |                         |                            |  |                                           |                                           |                     |
|------------------|-------------------------------------------------|-------------------------|----------------------------|--|-------------------------------------------|-------------------------------------------|---------------------|
| Current<br>State | Processor<br>Read                               | Processor<br>Write      | Eviction                   |  | Cache Read                                | Cache Read&M                              | Cache<br>Upgrade    |
| I                | Cache Read If no sharers:  → E If sharers:  → S | Cache Read&M<br>→ M     |                            |  | No Action<br>→ I                          | No Action<br>→ I                          | No<br>Action<br>→ I |
| S                | No Action → S                                   | Cache Upgrade<br>→ M    | No Action<br>→ I           |  | Respond shared; → S                       | No Action<br>→ I                          | No<br>Action<br>→ I |
| E                | No Action → E                                   | No Action<br>→ M        | No Action<br>→ I           |  | Respond<br>shared;<br>Supply data;<br>→ S | Respond<br>shared;<br>Supply data;<br>→ I |                     |
| 0                | No Action<br>→ O                                | Cache<br>Upgrade<br>→ M | Cache<br>Write-back<br>→ I |  | Respond<br>shared;<br>Supply data;<br>→ O | Respond<br>shared;<br>Supply data;<br>→ I |                     |
| M                | No Action<br>→ M                                | No Action<br>→ M        | Cache<br>Write-back<br>→ I |  | Respond<br>shared;<br>Supply data;<br>→ O | Respond<br>shared;<br>Supply data;<br>→ I |                     |